A standard CMOS inverter is designed with equal rise and fall times (ฮฒ๐ = ฮฒp). If the width of the pMOS transistor in the inverter is increased
Q. A standard CMOS inverter is designed with equal rise and fall times (ฮฒ๐ = ฮฒp). If the width of the pMOS transistor in the inverter is increased, what would be the effect on the LOW noise margin (๐๐๐ฟ) and the HIGH noise margin ๐๐๐ป?
A. ๐๐๐ฟ increases and ๐๐๐ป decreases.
B. ๐๐๐ฟ decreases and ๐๐๐ป increases.
C. Both ๐๐๐ฟ and ๐๐๐ป increase.
D. No change in the noise margins.
Ans: NML increases and NMH decreases
Solution:
The behavior of the CMOS inverter for static conditions of operation is described by the voltage transfer characteristics (VTC) and for dynamic operation, the condition is described by the time response during switching conditions. VOH = VDD